Abstract
The effort of verifying state-of-the-art hardware designs undeviatingly increases with the complexity of those designs. The design's state space, directly related to its complexity, grows exponentially, while the computational performance for verifying the design grows only linearly. This so-called verification gap can, for example, be met by using methods such as assertion-based verification (ABV), which can be used for both specifying the system's properties as well as verifying the relating implementation during simulation phase.
In this paper, we present an open-source tool which generates synthesizable HDL code from assertions specified in the Property Specification Language (PSL). This is done by first reducing the PSL formulas into base cases, called PSLmin, and then generating automata which can be transformed to synthesizable HDL code and therefore into hardware.
Originalsprache | Englisch |
---|---|
Titel | Computer Aided Systems Theory, EUROCAST 2009 - 12th International Conference, Revised Selected Papers |
Seiten | 69-74 |
Seitenumfang | 6 |
DOIs | |
Publikationsstatus | Veröffentlicht - 2009 |
Veranstaltung | Twelve International Conference on Computer Aided Systems Theory 2009 - Las Palmas, Spanien Dauer: 15 Feb. 2009 → 20 Feb. 2009 http://www.iuctc.ulpgc.es/spain/eurocast2009/index.html |
Publikationsreihe
Name | Lecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics) |
---|---|
Band | 5717 LNCS |
ISSN (Print) | 0302-9743 |
ISSN (elektronisch) | 1611-3349 |
Konferenz
Konferenz | Twelve International Conference on Computer Aided Systems Theory 2009 |
---|---|
Land/Gebiet | Spanien |
Ort | Las Palmas |
Zeitraum | 15.02.2009 → 20.02.2009 |
Internetadresse |