SynPSL: Behavioral Synthesis of PSL Assertions

Florian Eibensteiner, Rainer Leonhard Findenig, Markus Pfaff

Publikation: Beitrag in Buch/Bericht/TagungsbandKonferenzbeitrag

6 Zitate (Scopus)

Abstract

The effort of verifying state-of-the-art hardware designs undeviatingly increases with the complexity of those designs. The design's state space, directly related to its complexity, grows exponentially, while the computational performance for verifying the design grows only linearly. This so-called verification gap can, for example, be met by using methods such as assertion-based verification (ABV), which can be used for both specifying the system's properties as well as verifying the relating implementation during simulation phase. In this paper, we present an open-source tool which generates synthesizable HDL code from assertions specified in the Property Specification Language (PSL). This is done by first reducing the PSL formulas into base cases, called PSLmin, and then generating automata which can be transformed to synthesizable HDL code and therefore into hardware.
OriginalspracheEnglisch
TitelComputer Aided Systems Theory, EUROCAST 2009 - 12th International Conference, Revised Selected Papers
Seiten69-74
Seitenumfang6
DOIs
PublikationsstatusVeröffentlicht - 2009
VeranstaltungTwelve International Conference on Computer Aided Systems Theory 2009 - Las Palmas, Spanien
Dauer: 15 Feb. 200920 Feb. 2009
http://www.iuctc.ulpgc.es/spain/eurocast2009/index.html

Publikationsreihe

NameLecture Notes in Computer Science (including subseries Lecture Notes in Artificial Intelligence and Lecture Notes in Bioinformatics)
Band5717 LNCS
ISSN (Print)0302-9743
ISSN (elektronisch)1611-3349

Konferenz

KonferenzTwelve International Conference on Computer Aided Systems Theory 2009
Land/GebietSpanien
OrtLas Palmas
Zeitraum15.02.200920.02.2009
Internetadresse

Fingerprint

Untersuchen Sie die Forschungsthemen von „SynPSL: Behavioral Synthesis of PSL Assertions“. Zusammen bilden sie einen einzigartigen Fingerprint.

Zitieren